Actions
Shared RAM CPU FPGA » History » Revision 7
« Previous |
Revision 7/15
(diff)
| Next »
Frédéric Blanc, 2023-11-14 11:02
Shared RAM CPU FPGA¶
Create Block¶
Configure BRAM

Memory Type: True Dual Port RAM

(Disable) Enable Safety Circuit

Run Connection Automation axi_gpio_0/S_AXI

after Automation¶
Run Connection Automation axi_gpio_0/gpio
After Automation
Run Connection Automation axi_gpio_0/gpio
After Automation
Address Editor
Ecriture dans la RAM¶
Utilisation du programme :
memrw.c
Source:
https://support.xilinx.com/s/question/0D52E00006hplPeSAI/axi4-stream-fifo-keeps-data?language=en_US
https://forum.digilent.com/topic/3822-what-is-the-fastest-way-to-save-pl-data/¶
Updated by Frédéric Blanc over 1 year ago · 15 revisions