DLPC410 » History » Version 9
Frédéric Blanc, 2017-04-27 14:36
1 | 1 | Frédéric Blanc | h1. DLPC410 |
---|---|---|---|
2 | |||
3 | !functional_block_diagram_dlpc410.png! |
||
4 | 5 | Frédéric Blanc | |_.BLOCK |_.NAME|_.BUS|_.TYPE|_.DLPC I/O|_.DESCRIPTION| |
5 | 6 | Frédéric Blanc | |/3=.*A* |*DDC_DIN_A*|16|LVDS|=.I|Data A bus Input| |
6 | |*DVALID_A*| |LVDS|=.I|Bank A Valid Input Signal| |
||
7 | |*DDC_DCLK_A*| |LVDS|=.I|Bank A Input Clock| |
||
8 | |/3=.*B* |*DDC_DIN_B*|16|LVDS|=.I|Data B bus Input| |
||
9 | |*DVALID_B*| |LVDS|=.I|Bank B Valid Input Signal| |
||
10 | |*DDC_DCLK_B*| |LVDS|=.I|Bank B Input Clock| |
||
11 | |/3=.*C* |*DDC_DIN_C*|16|LVDS|=.I|Data C bus Input| |
||
12 | |*DVALID_C*| |LVDS|=.I|Bank C Valid Input Signal| |
||
13 | |*DDC_DCLK_C*| |LVDS|=.I|Bank C Input Clock| |
||
14 | |/3=.*D* |*DDC_DIN_D*|16|LVDS|=.I|Data D bus Input| |
||
15 | |*DVALID_D*| |LVDS|=.I|Bank D Valid Input Signal| |
||
16 | |*DDC_DCLK_D*| |LVDS|=.I|Bank D Input Clock| |
||
17 | |/10=.*Ctrl_Sig_In* |COMP_DATA| |SE|=.I|Compliment Data (0 <--> 1)| |
||
18 | |NS_FLIP| |SE|=.I|Top/Bottom image flip on DMD| |
||
19 | 7 | Frédéric Blanc | |STEPVCC| |SE|=.I|Not Used| |
20 | |WDT_ENBLZ| |SE|=.I|DMD Mirror Clocking PulseWatchdog Timer Enable| |
||
21 | |PWR_FLOAT| |SE|=.I|DMD Power Good indicator| |
||
22 | |ROWMD|2|SE|=.I|DMD Row Mode| |
||
23 | |ROWAD|11|SE|=.I|DMD Row Address| |
||
24 | |RST2BLK| |SE|=.I|Dual Block Reset bit| |
||
25 | |BLKMD|2|SE|=.I|Block Mode| |
||
26 | |BLKAD|11|SE|=.I|Block Address| |
||
27 | 9 | Frédéric Blanc | |/5=.*Info Out* |RST_ACTIVE| |SE|=.O|DMD Reset in Progress| |
28 | |INIT_ACTIVE| |SE|=.O|DLPC410 Initilization Routine Active| |
||
29 | |ECP2_FINISHED| |SE|=.O|DLPR410 Initialization Routine Complete| |
||
30 | |DMD_TYPE|4|SE|=.O| DMD Attached Type| |
||
31 | |DDC_VERSION|3|SE|=.O| DLPC410 Firmware Rev Number| |
||
32 | 2 | Frédéric Blanc | |
33 | document:"DLPC410 DLP Digital Controller [dlps024c.pdf]" |